您好,歡迎來(lái)到114ic資料網(wǎng)!
- 芯片資料
- 庫(kù)存查詢
- 行業(yè)新聞
- 生產(chǎn)廠家
- 替換型號(hào)
- 晶體管
位置:CY7C25652KV18-400BZXC > CY7C25652KV18-400BZXC詳情
CY7C25652KV18-400BZXC中文資料
CY7C25652KV18-400BZXC數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情
Functional Description
The CY7C25632KV18 and CY7C25652KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus that exists with common I/O devices. Each port is accessed through a common address bus. Addresses for read and write addresses are latched on alternate rising edges of the input (K) clock.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 550 MHz clock for high bandwidth
■ Four-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 1100 MHz) at 550 MHz
■ Available in 2.5 clock cycle latency
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Data valid pin (QVLD) to indicate valid data on the output
■ On-die termination (ODT) feature
? Supported for D[x:0], BWS[x:0], and K/K inputs
■ Single multiplexed address input bus latches address inputs for read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR? II+ operates with 2.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW
■ Available in × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD [1]
? Supports both 1.5 V and 1.8 V I/O supply
■ HSTL inputs and variable drive HSTL output buffers
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Phase-locked loop (PLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
24+ |
BGA |
23000 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
|||
CYPRESS |
2024+ |
N/A |
70000 |
柒號(hào)只做原裝 現(xiàn)貨價(jià)秒殺全網(wǎng) |
|||
Cypress |
165-FBGA |
7510 |
Cypress一級(jí)分銷,原裝原盒原包裝! |
||||
CYPRESS |
24+ |
BGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
|||
CYPRESS |
20+ |
BGA-165 |
36 |
就找我吧!--邀您體驗(yàn)愉快問(wèn)購(gòu)元件! |
|||
CYPRESS |
24+ |
N/A |
8000 |
全新原裝正品,現(xiàn)貨銷售 |
|||
CYPRESS |
21+ |
BGA |
46 |
原裝現(xiàn)貨假一賠十 |
|||
CYPRESS/賽普拉斯 |
24+ |
BGA |
12000 |
原裝正品 有掛就有貨 |
|||
CYPRESS/賽普拉斯 |
24+ |
FBGA-165 |
39900 |
只做原裝進(jìn)口現(xiàn)貨 |
|||
Cypress Semiconductor Corp |
23+ |
165-FBGA(13x15) |
7535 |
正品原裝貨價(jià)格低 |
CY7C25652KV18-400BZXC 價(jià)格
參考價(jià)格:¥1295.7711
CY7C25652KV18-400BZXC 資料下載更多...
CY7C25652KV18-400BZXC 芯片相關(guān)型號(hào)
- 01310.44.01
- 07613939
- CGJ2B2X7R1C101J
- CGJ2L2X7R0J102JTXXXX
- CGJ5E2X7R1C101J
- CKD11BJB1H225S(085A)
- CKD310JB1E225S(085A)
- CKD61BJB1C225S(085A)
- CKD71BJB1H474S(085A)
- CY14ME064Q1B-SXI
- CY7C1328G_12
- CY7C1339G_12
- CY7C1351G-100AXC
- CY8C28000-24PVXI
- CY8C28623-24LTXIT
- CY8C29466-12PVXE
- DTC144WET1G
- EMS22D31-C20-LT4
- EMS22D33-D25-WS4
- EMS22D53-D20-LT4
- EMS22D53-R20-WS4
- EMS22Q31-B25-WS3
- EMS22Q33-D28-WS3
- EMS22Q51-C20-LT3
- EMS22Q53-C20-WS3
- ISL54214
- ISL81334
- MAFA1017-SC1-00-E-2
- Y-CONC-R422UFE6P-2000-C
- Y-CONC-R80CU-MB8A-2000-A
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
CypressSemiconductor 賽普拉斯半導(dǎo)體公司
Cypress Semiconductor是一家總部位于美國(guó)加州圣克拉拉的半導(dǎo)體公司,現(xiàn)為Infineon Technologies旗下一部分。該公司成立于1982年,是一家專業(yè)從事半導(dǎo)體解決方案開發(fā)的公司。 Cypress Semiconductor主要致力于提供廣泛的半導(dǎo)體產(chǎn)品,包括微控制器、存儲(chǔ)器、時(shí)鐘和數(shù)據(jù)傳輸產(chǎn)品、接口解決方案、模擬和混合信號(hào)產(chǎn)品等。這些產(chǎn)品被廣泛應(yīng)于消費(fèi)電子、通信、工業(yè)、汽車等領(lǐng)域。 公司在技術(shù)創(chuàng)新和產(chǎn)品研發(fā)方面具有領(lǐng)先地位,致力于提供性能卓越、高質(zhì)量的解決方案。除了產(chǎn)品之外,Cypress Semiconductor還提供技術(shù)支持、方案定制和全方位的服務(wù),以滿足客