位置:DSP56311 > DSP56311詳情
DSP56311中文資料
DSP56311數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情
The DSP56311 is intended for applications requiring a large amount of internal memory, such as networking and wireless infrastructure applications. The onboard EFCOP can accelerate general filtering applications, such as echo-cancellation applications, correlation, and general-purpose convolution based algorithms.
The Freescale DSP56311, a member of the DSP56300 DSP family, supports network applications with general filtering operations. The Enhanced Filter Coprocessor (EFCOP) executes filter algorithms in parallel with core operations enhancing signal quality with no impact on channel throughput or total channels supported. The result is increased overall performance. Like the other DSP56300 family members, the DSP56311 uses a high-performance, single-clock-cycle-per- instruction engine (DSP56000 code-compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller (see Figure 1). The DSP56311 performs at up to 150 million multiply-accumulates per second (MMACS), attaining up to 300 MMACS when the EFCOP is in use. It operates with an internal 150 MHz clock with a 1.8 volt core and independent 3.3 volt input/output (I/O) power.
Features
High-Performance DSP56300 Core
? Up to 150 million multiply-accumulates per second (MMACS) (300 MMACS using the EFCOP in filtering applications) with a 150 MHz clock at 1.8 V core and 3.3 V I/O
? Object code compatible with the DSP56000 core with highly parallel instruction set
? Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control
? Program control unit (PCU) with position-independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts
? Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two- , and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals
? Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock with skew elimination
? Hardware debugging support including on-chip emulation (OnCE‘) module, Joint Test Action Group (JTAG) test access port (TAP)
Enhanced Filter Coprocessor (EFCOP)
? Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core
? Operation at the same frequency as the core (up to 150 MHz)
? Support for a variety of filter modes, some of which are optimized for cellular base station applications:
? Real finite impulse response (FIR) with real taps
? Complex FIR with complex taps
? Complex FIR generating pure real or pure imaginary outputs alternately
? A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16
? Direct form 1 (DFI) Infinite Impulse Response (IIR) filter
? Direct form 2 (DFII) IIR filter
? Four scaling factors (1, 4, 8, 16) for IIR output
? Adaptive FIR filter with true least mean square (LMS) coefficient updates
? Adaptive FIR filter with delayed LMS coefficient updates
Internal Peripherals
? Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs
? Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)
? Serial communications interface (SCI) with baud rate generator
? Triple timer module
? Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled
DSP56311產(chǎn)品屬性
- 類(lèi)型
描述
- 型號(hào)
DSP56311
- 制造商
MOTOROLA
- 制造商全稱(chēng)
Motorola, Inc
- 功能描述
DSP56311 Device Errata for Mask
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Freescale(飛思卡爾) |
2023+ |
N/A |
4550 |
全新原裝正品 |
|||
Freescale(飛思卡爾) |
24+ |
標(biāo)準(zhǔn)封裝 |
7088 |
我們只是原廠的搬運(yùn)工 |
|||
FREESCALE |
196-BGA |
3100 |
專(zhuān)業(yè)分銷(xiāo)FREESCALE全系列產(chǎn)品!絕對(duì)原裝正品! |
||||
Freescale |
23+ |
BGA |
120 |
只做原裝全系列供應(yīng)價(jià)格優(yōu)勢(shì) |
|||
FREESCALE |
24+ |
BGA |
41 |
只做原廠渠道 可追溯貨源 |
|||
FREESCALE |
23+ |
BGA |
98900 |
原廠原裝正品現(xiàn)貨!! |
|||
FREESCALE |
24+ |
BGA196 |
13500 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
|||
FREESCALE |
25+ |
BGA |
6500 |
十七年專(zhuān)營(yíng)原裝現(xiàn)貨一手貨源,樣品免費(fèi)送 |
|||
FREESCALE |
21+ |
BGA |
66 |
只做原裝,歡迎來(lái)電咨詢(xún) |
|||
FREESCALE |
21+ |
BGA |
11000 |
只做正品原裝現(xiàn)貨 |
DSP56311VL150 價(jià)格
參考價(jià)格:¥296.1022
DSP56311 資料下載更多...
DSP56311 芯片相關(guān)型號(hào)
- 13201
- DSP56309
- DSP56311VF150
- DSP56311VL150
- M24C08FMB6TP
- M24C16FDW6TP
- M24C16RDW6TP
- M24C16WDW6TP
- M95256RDW6P
- M95256RMW6P
- M95256WCS3TP
- M95512RDW6G
- MC13191_08
- MC13192
- MC13192FCR2
- MC13201FC
- MC13201FCR2
- MC9S08AW16A
- MMA2201EG
- TS555M
- XC6121D218ML
- XC6121D418ML
- XC6121F717ML
- XC6202P612FH
- XC6202P622FH
- XC6202P662FH
- XC6204C19APR
- XC6204F20APR
- XC6204H18APR
- XC6204H19APR
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
Freescale Semiconductor, Inc 飛思卡爾半導(dǎo)體
飛思卡爾半導(dǎo)體(Freescale Semiconductor)是全球領(lǐng)先的半導(dǎo)體公司,全球總部位于美國(guó)德州的奧斯汀市。專(zhuān)注于嵌入式處理解決方案。飛思卡爾面向汽車(chē)、網(wǎng)絡(luò)、工業(yè)和消費(fèi)電子市場(chǎng),提供的技術(shù)包括微處理器、微控制器、傳感器、模擬集成電路和連接。飛思卡爾的一些主要應(yīng)用和終端市場(chǎng)包括汽車(chē)安全、混合動(dòng)力和全電動(dòng)汽車(chē)、下一代無(wú)線基礎(chǔ)設(shè)施、智能能源管理、便攜式醫(yī)療器件、消費(fèi)電器以及智能移動(dòng)器件等。在全世界擁有多家設(shè)計(jì)、研發(fā)、制造和銷(xiāo)售機(jī)構(gòu)。Gregg Lowe是總裁兼CEO,該公司在紐約證券交易所股票代碼(NYSE):FSL,在2013年投入了7.55億美元的研發(fā)經(jīng)費(fèi),占全年凈銷(xiāo)售額的18