位置:MC56F8033VLC > MC56F8033VLC詳情
MC56F8033VLC中文資料
MC56F8033VLC數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情
56F8033/56F8023 Description
The 56F8033/56F8023 is a member of the 56800E core-based family of Digital Signal Controllers (DSCs). It combines, on a single chip, the processing power of a DSP and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution. Because of its low cost, configuration flexibility, and compact program code, the 56F8033/56F8023 is well-suited for many applications. The 56F8033/56F8023 includes many peripherals that are especially useful for industrial control, motion control, home appliances, general-purpose inverters, smart sensors, fire and security systems, switched-mode power supply, power management, and medical monitoring applications.
The 56800E core is based on a dual Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The MCU-style programming model and optimized instruction set allow straightforward generation of efficient, compact DSP and control code. The instruction set is also highly efficient for C compilers to enable rapid development of optimized control applications.
56F8033/56F8023 General Description
? Up to 32 MIPS at 32MHz core frequency
? DSP and MCU functionality in a unified, C-efficient architecture
? 56F8033 offers 64KB (32K x 16) Program Flash
? 56F8023 offers 32KB (16K x 16) Program Flash
? 56F8033 offers 8KB (4K x 16) Unified Data/Program RAM
? 56F8023 offers 4KB (2K x 16) Unified Data/Program RAM
? One 6-channel PWM module
? Two 3-channel 12-bit Analog-to-Digital Converters (ADCs)
? Two Internal 12-bit Digital-to-Analog Converters (DACs)
? Two Analog Comparators
? One Programmable Interval Timer (PIT)
? One Queued Serial Communication Interface (QSCI) with LIN slave functionality
? One Queued Serial Peripheral Interfaces (QSPI)
? One 16-bit Quad Timer
? One Inter-Integrated Circuit (I2C) port
? Computer Operating Properly (COP)/Watchdog
? On-Chip Relaxation Oscillator
? Integrated Power-On Reset (POR) and Low-Voltage Interrupt (LVI) Module
? JTAG/Enhanced On-Chip Emulation (OnCE?) for unobtrusive, real-time debugging
? Up to 26 GPIO lines
? 32-pin LQFP Package
56F8033/56F8023 Features
Digital Signal Controller Core
? Efficient 16-bit 56800E family Digital Signal Controller (DSC) engine with dual Harvard architecture
? As many as 32 Million Instructions Per Second (MIPS) at 32MHz core frequency
? Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
? Four 36-bit accumulators, including extension bits
? 32-bit arithmetic and logic multi-bit shifter
? Parallel instruction set with unique DSP addressing modes
? Hardware DO and REP loops
? Three internal address buses
? Four internal data buses
? Instruction set supports both DSP and controller functions
? Controller-style addressing modes and instructions for compact code
? Efficient C compiler and local variable support
? Software subroutine and interrupt stack with depth limited only by memory
? JTAG/Enhanced On-Chip Emulation (OnCE) for unobtrusive, processor speed-independent, real-time debugging
Memory
? Dual Harvard architecture permits as many as three simultaneous accesses to program and data memory
? Flash security and protection that prevent unauthorized users from gaining access to the internal Flash
? On-chip memory— Master and slave modes
— Four-words-deep FIFOs available on both transmitter and receiver
— Programmable Length Transactions (2 to 16 bits)
? One Inter-Integrated Circuit (I2C) port
— Operates up to 400kbps
— Supports both master and slave operation
— Supports both 10-bit address mode and broadcasting mode
? One 16-bit Programmable Interval Timer (PIT)
? Two analog Comparators (CMPs)
— Selectable input source includes external pins, DACs
— Programmable output polarity
— Output can drive Timer input, PWM fault input, PWM source, external pin output and trigger ADCs
— Output falling and rising edge detection able to generate interrupts
? Computer Operating Properly (COP)/Watchdog timer capable of selecting different clock sources
? Up to 26 General-Purpose I/O (GPIO) pins with 5V tolerance
? Integrated Power-On Reset and Low-Voltage Interrupt Module
? Phase Lock Loop (PLL) provides a high-speed clock to the core and peripherals
? Clock sources:
— On-chip relaxation oscillator
— External clock: Crystal oscillator, ceramic resonator, and external clock source
? JTAG/EOnCE debug programming interface for real-time debugging
1.1.5 Energy Information
? Fabricated in high-density CMOS with 5V tolerance
? On-chip regulators for digital and analog circuitry to lower cost and reduce noise
? Wait and Stop modes available
? ADC smart power management
? Each peripheral can be individually disabled to save power
— 64KB of Program Flash (56F80233 device)
32KB of Program Flash (56F8023 device)
— 8KB of Unified Data/Program RAM (56F8033 device)
4KB of Unified Data/Program RAM (56F8023 device)
? EEPROM emulation capability using Flash
Peripheral Circuits for 56F8033/56F8023
? One multi-function six-output Pulse Width Modulator (PWM) module
— Up to 96MHz PWM operating clock
— 15 bits of resolution
— Center-aligned and edge-aligned PWM signal mode
— Four programmable fault inputs with programmable digital filter
— Double-buffered PWM registers
— Each complementary PWM signal pair allows selection of a PWM supply source from:
– PWM generator
– External GPIO
– Internal timers
– Analog comparator outputs
– ADC conversion result which compares with values of ADC high- and low-limit registers to set PWM output
? Two independent 12-bit Analog-to-Digital Converters (ADCs)
— 2 x 3 channel inputs
— Supports both simultaneous and sequential conversions
— ADC conversions can be synchronized by both PWM and timer modules
— Sampling rate up to 2.67MSPS
— 16-word result buffer registers
? Two internal 12-bit Digital-to-Analog Converters (DACs)
— 2 μs settling time when output swing from rail to rail
— Automatic waveform generation generates square, triangle and sawtooth waveforms with programmable period, update rate, and range
? One 16-bit multi-purpose Quad Timer module (TMR)
— Up to 96MHz operating clock
— Eight independent 16-bit counter/timers with cascading capability
— Each timer has capture and compare capability
— Up to 12 operating modes
? One Queued Serial Communication Interface (QSCI) with LIN Slave functionality
— Full-duplex or single-wire operation
— Two receiver wake-up methods:
– Idle line
– Address mark
— Four-bytes-deep FIFOs are available on both transmitter and receiver
? One Queued Serial Peripheral Interfaces (QSPI)
— Full-duplex operation
— Master and slave modes
— Four-words-deep FIFOs available on both transmitter and receiver
— Programmable Length Transactions (2 to 16 bits)
? One Inter-Integrated Circuit (I2C) port
— Operates up to 400kbps
— Supports both master and slave operation
— Supports both 10-bit address mode and broadcasting mode
? One 16-bit Programmable Interval Timer (PIT)
? Two analog Comparators (CMPs)
— Selectable input source includes external pins, DACs
— Programmable output polarity
— Output can drive Timer input, PWM fault input, PWM source, external pin output and trigger ADCs
— Output falling and rising edge detection able to generate interrupts
? Computer Operating Properly (COP)/Watchdog timer capable of selecting different clock sources
? Up to 26 General-Purpose I/O (GPIO) pins with 5V tolerance
? Integrated Power-On Reset and Low-Voltage Interrupt Module
? Phase Lock Loop (PLL) provides a high-speed clock to the core and peripherals
? Clock sources:
— On-chip relaxation oscillator
— External clock: Crystal oscillator, ceramic resonator, and external clock source
? JTAG/EOnCE debug programming interface for real-time debugging
Energy Information
? Fabricated in high-density CMOS with 5V tolerance
? On-chip regulators for digital and analog circuitry to lower cost and reduce noise
? Wait and Stop modes available
? ADC smart power management
? Each peripheral can be individually disabled to save power
MC56F8033VLC產(chǎn)品屬性
- 類型
描述
- 型號(hào)
MC56F8033VLC
- 功能描述
數(shù)字信號(hào)處理器和控制器 - DSP, DSC 16 BIT DSPHC 64KB
- RoHS
否
- 制造商
Microchip Technology
- 核心
dsPIC
- 數(shù)據(jù)總線寬度
16 bit
- 程序存儲(chǔ)器大小
16 KB 數(shù)據(jù) RAM
- 大小
2 KB
- 最大時(shí)鐘頻率
40 MHz
- 可編程輸入/輸出端數(shù)量
35
- 定時(shí)器數(shù)量
3
- 設(shè)備每秒兆指令數(shù)
50 MIPs
- 工作電源電壓
3.3 V
- 最大工作溫度
+ 85 C
- 封裝/箱體
TQFP-44
- 安裝風(fēng)格
SMD/SMT
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FREESCALE |
22+ |
LQFP32771.4P |
2000 |
原裝現(xiàn)貨庫(kù)存.價(jià)格優(yōu)勢(shì) |
|||
Freescale |
23+ |
LQFP32 |
892 |
全新原裝正品現(xiàn)貨,支持訂貨 |
|||
FREESCALE |
18+ |
QFP32 |
190 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
|||
FREESCALE/飛思卡爾 |
24+ |
QFP32 |
14280 |
強(qiáng)勢(shì)渠道訂貨 7-10天 |
|||
恩XP |
23+ |
32-LQFP |
11200 |
主營(yíng):汽車電子,停產(chǎn)物料,軍工IC |
|||
FREESCALE |
23+ |
TQFP-44 |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
|||
FREESCALE |
24+ |
TQFP-44 |
60000 |
全新原裝現(xiàn)貨 |
|||
恩XP |
24+ |
標(biāo)準(zhǔn)封裝 |
40048 |
全新原裝正品/價(jià)格優(yōu)惠/質(zhì)量保障 |
|||
恩XP |
24+ |
QFP-32 |
8675 |
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!! |
|||
恩XP |
2024+ |
N/A |
70000 |
柒號(hào)只做原裝 現(xiàn)貨價(jià)秒殺全網(wǎng) |
MC56F8033VLC 資料下載更多...
MC56F8033VLC 芯片相關(guān)型號(hào)
- 3572-1000_07
- 8M26-AA0401-0.50
- 8M26-AA0402-1.00
- ATTINY45-20PU
- ATTINY45-20SU
- ATTINY45V-10PU
- ATTINY85V-10MU
- CTMD3P-3V5BAX1500
- CTMD4P-3V5BAX1500
- CWR-130-14-0000
- CWR-130-40-0000
- CWR-141-20-0000
- FCA-210-CX2
- FCA-210-DW2
- FCA-210-DY3
- HSCSNBD004BC2A5
- HSCSRND004BC2A5
- HSCSRRD004BC2A5
- HSCSSND004BC2A5
- MC44CC375AV
- MC56F8013VFAE
- P912XDP512J1VAAR
- PC3S12XEP100F1VAGR
- PC3S12XEP100J1VVLR
- PC9S12XEP100F1VAGR
- PC9S12XEP100J1MAGR
- ST7FMC1S6B3
- ST7FMC2R4B3
- ST7PMC1M4B3
- ST7PMC2K6B3
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
Freescale Semiconductor, Inc 飛思卡爾半導(dǎo)體
飛思卡爾半導(dǎo)體(Freescale Semiconductor)是全球領(lǐng)先的半導(dǎo)體公司,全球總部位于美國(guó)德州的奧斯汀市。專注于嵌入式處理解決方案。飛思卡爾面向汽車、網(wǎng)絡(luò)、工業(yè)和消費(fèi)電子市場(chǎng),提供的技術(shù)包括微處理器、微控制器、傳感器、模擬集成電路和連接。飛思卡爾的一些主要應(yīng)用和終端市場(chǎng)包括汽車安全、混合動(dòng)力和全電動(dòng)汽車、下一代無(wú)線基礎(chǔ)設(shè)施、智能能源管理、便攜式醫(yī)療器件、消費(fèi)電器以及智能移動(dòng)器件等。在全世界擁有多家設(shè)計(jì)、研發(fā)、制造和銷售機(jī)構(gòu)。Gregg Lowe是總裁兼CEO,該公司在紐約證券交易所股票代碼(NYSE):FSL,在2013年投入了7.55億美元的研發(fā)經(jīng)費(fèi),占全年凈銷售額的18