位置:ISPLSI5512VE-155LF256 > ISPLSI5512VE-155LF256詳情
ISPLSI5512VE-155LF256中文資料
ISPLSI5512VE-155LF256數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情
Features
? Second Generation SuperWIDE HIGH DENSITY
IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 24000 PLD Gates / 512 Macrocells
— Up to 256 I/O Pins
— 512 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for
Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 155 MHz Maximum Operating Frequency
— tpd = 6.5 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
? IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
? ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and
Registered Functions
— Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
— Programmable I/O Supports Programmable Bus
Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two
Global OE Pins and One Product Term OE per
Macrocell
Description
The ispLSI 5000VE Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
GRP) between the GLBs. Switching resources are provided
to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and three extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
The 160 product terms are grouped in 32 sets of five and
sent into a Product Term Sharing Array (PTSA) which
allows sharing up to a maximum of 35 product terms for
a single function. Alternatively, the PTSA can be bypassed
for functions of five product terms or less. The
three extra product terms are used for shared controls:
reset, clock, clock enable and output enable.
ISPLSI5512VE-155LF256產(chǎn)品屬性
- 類(lèi)型
描述
- 型號(hào)
ISPLSI5512VE-155LF256
- 功能描述
CPLD - 復(fù)雜可編程邏輯器件
- RoHS
否
- 制造商
Lattice
- 存儲(chǔ)類(lèi)型
EEPROM
- 大電池?cái)?shù)量
128
- 最大工作頻率
333 MHz
- 延遲時(shí)間
2.7 ns
- 可編程輸入/輸出端數(shù)量
64
- 工作電源電壓
3.3 V
- 最大工作溫度
+ 90 C
- 最小工作溫度
0 C
- 封裝/箱體
TQFP-100
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE |
24+ |
BGA |
8000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
|||
Lattice |
2318+ |
BGA-256 |
4980 |
Lattice全系列進(jìn)口原裝特價(jià) |
|||
LATTICE |
20+ |
BGA-256 |
1001 |
就找我吧!--邀您體驗(yàn)愉快問(wèn)購(gòu)元件! |
|||
Lattice Semiconductor Corporat |
23+ |
256-BGA |
11200 |
主營(yíng):汽車(chē)電子,停產(chǎn)物料,軍工IC |
|||
Lattice Semiconductor Corporat |
25+ |
256-BGA |
9350 |
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
|||
LATTICE |
BGAQFP |
488 |
原盒原包裝只有原裝假一罰十價(jià)優(yōu)! |
||||
LATTICE |
21+ |
BGA |
10000 |
原裝現(xiàn)貨假一罰十 |
|||
LatticeSemiconductorCorp |
24+ |
256-FPBGA(17x17) |
66800 |
原廠授權(quán)一級(jí)代理,專(zhuān)注汽車(chē)、醫(yī)療、工業(yè)、新能源! |
|||
Lattice Semiconductor Corporat |
24+ |
256-FPBGA(17x17) |
56200 |
一級(jí)代理/放心采購(gòu) |
|||
LatticeSemiconductorCorporatio |
23+ |
256-BGA |
6320 |
只做原裝,主打品牌QQ詢(xún)價(jià)有詢(xún)必回 |
ISPLSI5512VE-155LF256 資料下載更多...
ISPLSI5512VE-155LF256 芯片相關(guān)型號(hào)
- 1-2149790-6
- 1-2149790-7
- 2SK3456
- 6350
- 6351
- 6810G3-BK
- CD4069UBMS
- ICS97U870
- IPP200N25N3-G
- ISPLSI5512VE-100LB388I
- ISPLSI5512VE-100LF256
- ISPLSI5512VE-100LF256I
- ISPLSI5512VE-100LF388
- ISPLSI5512VE-100LF388I
- ISPLSI5512VE-125LB272
- ISPLSI5512VE-125LB272I
- ISPLSI5512VE-125LB388
- ISPLSI5512VE-125LB388I
- ISPLSI5512VE-125LF256
- ISPLSI5512VE-125LF256I
- ISPLSI5512VE-125LF388
- ISPLSI5512VE-125LF388I
- ISPLSI5512VE-155LB272
- ISPLSI5512VE-155LB388
- MMFT60R115PCTH
- MMFT60R195PCTH
- MMFT60R195PTH
- MMFT60R290PCTH
- MMFT60R290PTH
- STTH30S12W
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102