位置:ISPLSI5512VE > ISPLSI5512VE詳情
ISPLSI5512VE中文資料
ISPLSI5512VE數(shù)據(jù)手冊規(guī)格書PDF詳情
Features
? Second Generation SuperWIDE HIGH DENSITY
IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
— 3.3V Power Supply
— User Selectable 3.3V/2.5V I/O
— 24000 PLD Gates / 512 Macrocells
— Up to 256 I/O Pins
— 512 Registers
— High-Speed Global Interconnect
— SuperWIDE Generic Logic Block (32 Macrocells) for
Optimum Performance
— SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
— PCB Efficient Ball Grid Array (BGA) Package Options
— Interfaces with Standard 5V TTL Devices
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 155 MHz Maximum Operating Frequency
— tpd = 6.5 ns Propagation Delay
— TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
— Electrically Erasable and Reprogrammable
— Non-Volatile
— Programmable Speed/Power Logic Path Optimization
? IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
? ARCHITECTURE FEATURES
— Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
— Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
— Macrocells Support Concurrent Combinatorial and
Registered Functions
— Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
— Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
— Programmable I/O Supports Programmable Bus
Hold, Pull-up, Open Drain and Slew Rate Options
— Four Global Product Term Output Enables, Two
Global OE Pins and One Product Term OE per
Macrocell
Description
The ispLSI 5000VE Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
GRP) between the GLBs. Switching resources are provided
to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and three extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
The 160 product terms are grouped in 32 sets of five and
sent into a Product Term Sharing Array (PTSA) which
allows sharing up to a maximum of 35 product terms for
a single function. Alternatively, the PTSA can be bypassed
for functions of five product terms or less. The
three extra product terms are used for shared controls:
reset, clock, clock enable and output enable.
ISPLSI5512VE產(chǎn)品屬性
- 類型
描述
- 型號
ISPLSI5512VE
- 功能描述
CPLD - 復(fù)雜可編程邏輯器件
- RoHS
否
- 制造商
Lattice
- 存儲類型
EEPROM
- 大電池數(shù)量
128
- 最大工作頻率
333 MHz
- 延遲時間
2.7 ns
- 可編程輸入/輸出端數(shù)量
64
- 工作電源電壓
3.3 V
- 最大工作溫度
+ 90 C
- 最小工作溫度
0 C
- 封裝/箱體
TQFP-100
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Lattice(萊迪斯) |
24+ |
標(biāo)準(zhǔn)封裝 |
10048 |
原廠渠道供應(yīng),大量現(xiàn)貨,原型號開票。 |
|||
LATTICE |
24+ |
BGA |
8000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
|||
LATTICE |
24+ |
BGA256 |
23000 |
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
|||
LATTICE/萊迪斯 |
23+ |
BGA |
90000 |
只做原裝 !全系列供應(yīng)可長期供貨穩(wěn)定價格優(yōu)勢! |
|||
LATTICE |
25+ |
BGA |
2317 |
品牌專業(yè)分銷商,可以零售 |
|||
LATTICE |
24+ |
BGA |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
|||
LATTICE/萊迪斯 |
23+ |
BGA |
10000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
|||
Lattice |
17+ |
6200 |
100%原裝正品現(xiàn)貨 |
||||
LATTICE |
05+ |
原廠原裝 |
4266 |
只做全新原裝真實現(xiàn)貨供應(yīng) |
|||
Lattice |
16+ |
BGA |
2500 |
進口原裝現(xiàn)貨/價格優(yōu)勢! |
ISPLSI5512VE-125LB388I 價格
參考價格:¥837.7329
ISPLSI5512VE 資料下載更多...
ISPLSI5512VE 芯片相關(guān)型號
- DG408
- ISPLSI5512VE-100LB272
- ISPLSI5512VE-100LB272I
- ISPLSI5512VE-100LB388
- ISPLSI5512VE-100LB388I
- ISPLSI5512VE-100LF256
- ISPLSI5512VE-100LF256I
- ISPLSI5512VE-100LF388
- ISPLSI5512VE-100LF388I
- ISPLSI5512VE-125LB272
- ISPLSI5512VE-125LB272I
- ISPLSI5512VE-125LB388
- ISPLSI5512VE-125LB388I
- ISPLSI5512VE-125LF256
- ISPLSI5512VE-125LF256I
- ISPLSI5512VE-125LF388
- MC68HC05C9AD/D
- PMM-0000-AD0000E
- PMM-2400
- PMM-3200
- PMM-3201
- PMM-4100
- PUMB10
- PUMB13
- ZGM130S
- ZGM130S037HGN2
- ZGM130S037HGN2R
- ZGM230S
- ZGM230SA27HGN3
- ZGM230SB27HGN3
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102