位置:ORT8850L > ORT8850L詳情
ORT8850L中文資料

廠家型號(hào) | ORT8850L |
文件大小 | 1285.87Kbytes |
頁(yè)面數(shù)量 | 105頁(yè) |
功能描述 | Field-Programmable System Chip (FPSC) Eight-Channel x 850 Mbits/s Backplane Transceiver Field-Programmable System Chip(FPSC) Eight-Channel x 850 Mbits/s Backplane Transceiver |
數(shù)據(jù)手冊(cè) | |
簡(jiǎn)稱(chēng) | LATTICE【萊迪思】 |
生產(chǎn)廠商 | Lattice Semiconductor |
中文名稱(chēng) | 萊迪思半導(dǎo)體公司官網(wǎng) |
LOGO |
ORT8850L數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情
Introduction
Field Programmable System-on-a-Chip (FPSCs) bring a whole new dimension to programmable logic: Field Programmable Gate Array (FPGA) logic and an embedded system solution on a single device. Lattice has developed a solution for designers who need the many advantages of FPGA-based design implementation, coupled with highspeed serial backplane data transfer.
Features
Embedded Core Features
? Implemented in an ORCA Series 4 FPGA.
? Allows a wide range of high-speed backplane applications, including SONET transport and termination.
? No knowledge of SONET/SDH needed in generic applications. Simply supply data, 78 MHz—106 MHz clock, and a frame pulse.
? High-Speed Interface (HSI) function for clock/data recovery serial backplane data transfer without external clocks.
? Eight-channel HSI function provides 850 Mbits/s serial interface per channel for a total chip bandwidth of 6.8 Gbits/s (full duplex).
? HSI function uses Lattice’s 850 Mbits/s serial interface core. Rates from 126 Mbits/s to 850 Mbits/s are supported.
? LVDS I/Os compliant with EIA?-644 support hot insertion. All embedded LVDS I/Os include both input and output on-board termination to allow long-haul driving of backplanes.
? Low-power 1.5 V HSI core.
? Low-power LVDS buffers.
? Programmable STS-3, and STS-12 framing.
? Independent STS-3, and STS-12 data streams per quad channels.
? 8:1 data multiplexing/demultiplexing for 106.25 MHz byte-wide data processing in FPGA logic.
? On-chip, Phase-Lock Loop (PLL) clock meets (type B) jitter tolerance specification of ITU-T recommendation G.958.
? Powerdown option of HSI receiver on a per-channel basis.
? HSI automatically recovers from loss-of-clock once its reference clock returns to normal operating state.
? Frame alignment across multiple ORT8850 devices for work/protect switching at OC-192/STM-64 and above rates.
? In-band management and configuration through transport overhead extraction/insertion.
? Supports transparent modes where either the only insertion is A1/A2 framing bytes, or no bytes are inserted.
? Streamlined pointer processor (pointer mover) for 8 kHz frame alignment to system clocks.
? Built-in boundry scan (IEEE ?1149.1 JTAG).
? FIFOs align incoming data across all eight channels (two groups of four channels or four groups of two channels) for both SONET scrambling. Optional ability to bypass alignment FIFOs.
? 1 + 1 protection supports STS-12/STS-48 redundancy by either software or hardware control for protection switching applications. STS-192 and above rates are supported through multiple devices.
? ORCA FPGA soft intellectual property core support for a variety of applications.
? Programmable Synchronous Transport Module (STM) pointer mover bypass mode.
? Programmable STM framer bypass mode.
? Programmable Clock and Data Recovery (CDR) bypass mode (clocked LVDS High-Speed Interface).
? Redundant outputs and multiplexed redundant inputs for CDR I/Os allow for implementation of eight channels with redundancy on a single device.
ORT8850L產(chǎn)品屬性
- 類(lèi)型
描述
- 型號(hào)
ORT8850L
- 制造商
AGERE
- 制造商全稱(chēng)
AGERE
- 功能描述
Field-Programmable System Chip(FPSC) Eight-Channel x 850 Mbits/s Backplane Transceiver
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE |
2021+ |
BGA |
6800 |
原廠原裝,歡迎咨詢(xún) |
|||
LATTICE |
24+ |
BGA676 |
23000 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
|||
LATTICE |
2025+ |
BGA |
4119 |
全新原裝、公司現(xiàn)貨熱賣(mài) |
|||
LATTICE/萊迪斯 |
24+ |
BGA680 |
1266 |
只做原廠渠道 可追溯貨源 |
|||
LATTICE |
24+ |
BGA |
6980 |
原裝現(xiàn)貨,可開(kāi)13%稅票 |
|||
Lattice |
23+ |
BGA |
1035 |
專(zhuān)業(yè)優(yōu)勢(shì)供應(yīng) |
|||
LATTICE |
23+ |
NA |
25060 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
|||
LATTICE/萊迪斯 |
23+ |
BGA |
3000 |
一級(jí)代理原廠VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、 |
|||
LATTICE |
23+ |
BGA |
5000 |
原裝正品,假一罰十 |
|||
LATTICE |
25+ |
BGA((大) |
1500 |
原裝現(xiàn)貨熱賣(mài)中,提供一站式真芯服務(wù) |
ORT8850L 資料下載更多...
ORT8850L 芯片相關(guān)型號(hào)
- LA4064V-75TN128E
- LC5256MB-75FN256I
- LC5768MC-75FN256I
- LCMXO1200LUTSE-5T100IES
- LCMXO640LUTSE-4FTN324IES
- LFE220E-5F672C
- LFX1200B-3F256C
- LFX500B-5FN900C
- LFX500EC-3F256C
- LFXP6C-4T144C
- LFXP6C-5Q208C
- LX128ECCF48432
- LX256ECCF48432
- M87C257-45XF6TR
- M87C257-70XF6TR
- NE612AN
- ORSPI4-1FE1036C2
- QST1508CH0
- QST1608CM1
- ST62T52CMC
- STW41415
- STW4810CRAE/LF
- XC2164N51ECL
- XC6121A231MR
- XC6204A13AMR
- XC6204E13AMR
- XC6206P132ML
- XC6206P322PH
- XC6601A181ML
- XC6701BC2ML
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102