位置:MCF52221CVM66 > MCF52221CVM66詳情
MCF52221CVM66中文資料
MCF52221CVM66數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情
Features
Feature Overview
The MCF52223 family includes the following features:
? Version 2 ColdFire variable-length RISC processor core
— Static operation
— 32-bit address and data paths on-chip
— Up to 80 MHz processor core frequency
— Sixteen general-purpose, 32-bit data and address registers
— Implements ColdFire ISA_A with extensions to support the user stack pointer register and four new instructions
for improved bit processing (ISA_A+)
— Multiply-Accumulate (MAC) unit with 32-bit accumulator to support 16?16 ? 32 or 32?32 ? 32 operations
— Illegal instruction decode that allows for 68-Kbyte emulation support
? System debug support
— Real-time trace for determining dynamic execution path
— Background debug mode (BDM) for in-circuit debugging (DEBUG_B+)
— Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or
2-level trigger
? On-chip memories
— 32-Kbyte dual-ported SRAM on CPU internal bus, supporting core and DMA access with standby power supply
support
— 256 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses
? Power management
— Fully static operation with processor sleep and whole chip stop modes
— Rapid response to interrupts from the low-power sleep mode (wake-up feature)
— Clock enable/disable for each peripheral when not used
— Software controlled disable of external clock output for low-power consumption
? Universal Serial Bus On-The-Go (USB OTG) dual-mode host and device controller
— Full-speed / low-speed host controller
— USB 1.1 and 2.0 compliant full-speed / low speed device controller
— 16 bidirectional end points
— DMA or FIFO data stream interfaces
— Low power consumption
— OTG protocol logic
? Three universal asynchronous/synchronous receiver transmitters (UARTs)
— 16-bit divider for clock generation
— Interrupt control logic with maskable interrupts
— DMA support
— Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity
— Up to two stop bits in 1/16 increments
— Error-detection capabilities
— Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs
— Transmit and receive FIFO buffers
? I2C module
— Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads
— Fully compatible with industry-standard I2C bus
— Master and slave modes support multiple masters
— Automatic interrupt generation with programmable level
? Queued serial peripheral interface (QSPI)
— Full-duplex, three-wire synchronous transfers
— Up to four chip selects available
— Master mode operation only
— Programmable bit rates up to half the CPU clock frequency
— Up to 16 pre-programmed transfers
? Fast analog-to-digital converter (ADC)
— Eight analog input channels
— 12-bit resolution
— Minimum 1.125 ?s conversion time
— Simultaneous sampling of two channels for motor control applications
— Single-scan or continuous operation
— Optional interrupts on conversion complete, zero crossing (sign change), or under/over low/high limit
— Unused analog channels can be used as digital I/O
? Four 32-bit timers with DMA support
— 12.5 ns resolution at 80 MHz
— Programmable sources for clock input, including an external clock option
— Programmable prescaler
— Input capture capability with programmable trigger edge on input pin
— Output compare with programmable mode for the output pin
— Free run and restart modes
— Maskable interrupts on input capture or output compare
— DMA trigger capability on input capture or output compare
? Four-channel general purpose timer
— 16-bit architecture
— Programmable prescaler
— Output pulse-widths variable from microseconds to seconds
— Single 16-bit input pulse accumulator
— Toggle-on-overflow feature for pulse-width modulator (PWM) generation
— One dual-mode pulse accumulation channel
? Pulse-width modulation timer
— Operates as eight channels with 8-bit resolution or four channels with 16-bit resolution
— Programmable period and duty cycle
— Programmable enable/disable for each channel
— Software selectable polarity for each channel
— Period and duty cycle are double buffered. Change takes effect when the end of the current period is reached
(PWM counter reaches zero) or when the channel is disabled.
— Programmable center or left aligned outputs on individual channels
— Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies
— Emergency shutdown
? Two periodic interrupt timers (PITs)
— 16-bit counter
— Selectable as free running or count down
? Real-Time Clock (RTC)
— Maintains system time-of-day clock
— Provides stopwatch and alarm interrupt functions
? Software watchdog timer
— 32-bit counter
— Low-power mode support
? Clock generation features
— Crystal, on-chip trimmed relaxation oscillator, or external oscillator reference options
— Trimmed relaxation oscillator
— Pre-divider capable of dividing the clock source frequency into the PLL reference frequency range
— System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator
— Low power modes supported
— 2n (0 ? n ? 15) low-power divider for extremely low frequency operation
? Interrupt controller
— Uniquely programmable vectors for all interrupt sources
— Fully programmable level and priority for all peripheral interrupt sources
— Seven external interrupt signals with fixed level and priority
— Unique vector number for each interrupt source
— Ability to mask any individual interrupt source or all interrupt sources (global mask-all)
— Support for hardware and software interrupt acknowledge (IACK) cycles
— Combinatorial path to provide wake-up from low-power modes
? DMA controller
— Four fully programmable channels
— Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4?32-bit)
burst transfers
— Source/destination address pointers that can increment or remain constant
— 24-bit byte transfer counter per channel
— Auto-alignment transfers supported for efficient block movement
— Bursting and cycle-steal support
— Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4)
? Reset
— Separate reset in and reset out signals
— Seven sources of reset:
– Power-on reset (POR)
– External
– Software
– Watchdog
– Loss of clock
– Loss of lock
– Low-voltage detection (LVD)
— Status flag indication of source of last reset
? Chip configuration module (CCM)
— System configuration during reset
— Selects one of six clock modes
— Configures output pad drive strength
— Unique part identification number and part revision number
? General purpose I/O interface
— Up to 56 bits of general purpose I/O
— Bit manipulation supported via set/clear functions
— Programmable drive strengths
— Unused peripheral pins may be used as extra GPIO
? JTAG support for system level board testing
MCF52221CVM66產(chǎn)品屬性
- 類型
描述
- 型號(hào)
MCF52221CVM66
- 功能描述
32位微控制器 - MCU 32-BIT MCU W/ USB FS OTG
- RoHS
否
- 制造商
Texas Instruments
- 核心
C28x
- 處理器系列
TMS320F28x
- 數(shù)據(jù)總線寬度
32 bit
- 最大時(shí)鐘頻率
90 MHz
- 程序存儲(chǔ)器大小
64 KB 數(shù)據(jù) RAM
- 大小
26 KB 片上
- ADC
Yes
- 工作電源電壓
2.97 V to 3.63 V
- 工作溫度范圍
- 40 C to + 105 C
- 封裝/箱體
LQFP-80
- 安裝風(fēng)格
SMD/SMT
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
恩XP |
23+ |
81MAPBGA |
9000 |
原裝正品,支持實(shí)單 |
|||
恩XP |
21+ |
81-MAPBGA(10x10) |
800 |
100%全新原裝 亞太地區(qū)XILINX、FREESCALE-NXP AD專業(yè) |
|||
恩XP |
20+ |
BGA-81 |
1001 |
就找我吧!--邀您體驗(yàn)愉快問購(gòu)元件! |
|||
恩XP |
22+ |
81MAPBGA |
9000 |
原廠渠道,現(xiàn)貨配單 |
|||
恩XP |
25+ |
81-LBGA |
9350 |
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
|||
恩XP |
1725+ |
? |
11520 |
只做原裝進(jìn)口,假一罰十 |
|||
恩XP |
24+ |
LQFP100 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
|||
恩XP |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
||||
恩XP |
20+ |
LQFP |
29860 |
NXP微控制器MCU-可開原型號(hào)增稅票 |
|||
恩XP |
20+ |
100-LQFP(14x14) |
90000 |
原裝正品,現(xiàn)貨通路商 |
MCF52221CVM66 資料下載更多...
MCF52221CVM66 芯片相關(guān)型號(hào)
- APT5020DN
- BSR31
- BUK6215-75C
- BUK7K12-60E
- C323C473KBR5HA7301
- F0118G
- MCF52221
- MCF52221CAE66
- MCF52221CAF66
- MCF52221CAF80
- MCF52221CVM80
- MCF52223CAF66
- MCF52223CAF80
- MCF52223CVM66
- MCF52223CVM80
- MM3Z5V6T1G
- PMEG100V060ELPE
- PMEG100V080ELPE
- PMEG100V100ELPE
- PMEG2010AEB
- R5F566TFGDFB
- R5F566TFGDFP
- R5F566TFGGFB
- R5F566TFGGFP
- XOPA593DNTR
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102