位置:MKE12Z512VLL9 > MKE12Z512VLL9詳情
MKE12Z512VLL9中文資料
MKE12Z512VLL9數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情
?This document provides electrical specifications for Kinetis KE17Z/13Z/12Z with up to 512 KB Flash Data Sheet
?For functional characteristics and the programming model, see Kinetis KE17Z/13Z/12Z with up to 512 KB Flash Reference Manual.
2.1
System features
The following sections describe the high-level system features.
2.1.1
ARM Cortex-M0+ core
The enhanced ARM Cortex M0+ is the member of the Cortex-M Series of processors targeting microcontroller cores focused on very cost sensitive, low power applications. It has a single 32-bit AMBA AHB-Lite interface and includes an NVIC component. It also has hardware debug functionality including support for simple program trace capability. The processor supports the ARMv6-M instruction set (Thumb) architecture including all but three 16-bit Thumb opcodes (52 total) plus seven 32-bit instructions. It is upward compatible with other Cortex-M profile processors.
2.1.2
NVIC
The Nested Vectored Interrupt Controller supports nested interrupts and 4 priority levels for interrupts. In the NVIC, each source in the IPR registers contains 2 bits. It also differs in number of interrupt sources and supports 32 interrupt vectors.
The Cortex-M family uses a number of methods to improve interrupt latency to up to 15 clock cycles for Cortex-M0+. It also can be used to wake the MCU core from Wait and VLPW modes.
2.1.3
AWIC
The asynchronous wake-up interrupt controller (AWIC) is used to detect asynchronous wake-up events in Stop mode and signal to clock control logic to resume system clocking. After clock restarts, the NVIC observes the pending interrupt and performs the normal interrupt or event processing. The AWIC can be used to wake MCU core from Partial Stop, Stop and VLPS modes.
Wake-up sources for this SoC are listed as below:
2.1.4
Memory
This device has the following features:
?Up to 512 KB of embedded program flash memory, dual-bank flash supporting flash SWAP feature.
?Up to 96 KB of embedded RAM accessible (read/write) at CPU clock speed with 0 wait states.
2.1.5
Reset and boot
The following table lists all the reset sources supported by this device.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
恩XP |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
|||
恩XP |
25+ |
原廠封裝 |
11000 |
||||
恩XP |
25+ |
原廠封裝 |
10280 |
||||
恩XP |
2324+ |
NA |
78920 |
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口 |
|||
恩XP |
QQ咨詢 |
48-LQFP |
5000 |
原裝正品/微控制器元件授權(quán)代理直銷! |
|||
恩XP |
24+ |
LQFP64(10x10) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
|||
恩XP |
25+ |
64-LQFP |
9350 |
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
|||
恩XP |
20+ |
LQFP-64 |
29860 |
NXP微控制器MCU-可開原型號(hào)增稅票 |
|||
恩XP |
20+ |
64-LQFP(10x10) |
90000 |
原裝正品,現(xiàn)貨通路商 |
|||
恩XP |
21+ |
64-TQFP |
5680 |
100%進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
MKE12Z512VLL9 資料下載更多...
MKE12Z512VLL9 芯片相關(guān)型號(hào)
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102