位置:PM8313D3MX > PM8313D3MX詳情
PM8313D3MX中文資料
PM8313D3MX數(shù)據(jù)手冊規(guī)格書PDF詳情
FEATURES
? Integrates a full featured M13 multiplexer and DS-3 framer in a single monolithic device.
? Supports the M23 or C-bit parity DS3 formats.
? Supports the M12 or G.747 formats allowing DS1 or E1 signals to be multiplexed into a DS3 signal.
? ? Allows the M12 stages to be bypassed allowing direct input of DS2 signals into the M23 multiplexer stage.
? Provides a generic microprocessor interface for configuration, control, and status monitoring.
? Low power CMOS technology.
? Packaged in a 208 pin Plastic Quad Flat Pack (PQFP) package.
Each DS3 framer/performance monitor section:
? Frames to a DS3 signal with a maximum average reframe time of less than 1.5 ms (as required by TR-TSY-000009 Section 4.1.2 and TR-TSY-000191 Section 5.2).
? Decodes a B3ZS-encoded signal and indicates line code violations. The definition of line code violation is software selectable.
? Detects and accumulates occurrences of excessive zeros and loss of signal.
? Provides indication of M-frame and M-subframe boundaries, and overhead bit positions in the DS3 stream.
? Detects the DS3 alarm indication signal (AIS) and idle signal. Detection algorithms operate correctly in the presence of a 10-3 bit error rate.
? Extracts valid X-bits and indicates far end receive failure. Accumulates up to 65,535 line code violation (LCV) events per second, 16,383 P-bit parity error events per second, 1023 F-bit or M-bit (framing bit) events per second, 65,535 excessive zero (EXZ) events per second, and when enabled for C-bit parity mode operation, up to 16,383 C-bit parity error events per second, and 16,383 far end block error (FEBE) events per second.
? Detects and validates bit-oriented codes in the C-bit parity far end alarm and control channel.
? Terminates the C-bit parity path maintenance data link with an integral HDLC receiver having a 4-byte deep FIFO buffer. Supports polled, interrupt-driven or DMA access.
? Optionally extracts the C-bit parity mode path maintenance data link signal and serializes it at 28.2 kbit/s.
? Extracts the X, P, M, F, C and stuff opportunity bits and serializes them at 526 kbit/s on a time division multiplex signal.
Each DS3 transmit framer section:
? Provides the overhead bit insertion for a DS3 stream.
? Provides a bit serial clock and data interface, and allows the M-frame boundary and/or the overhead bit positions to be located via an external interface
? Provides optional insertion of the X, P, M, F, C, and stuff opportunity bits via a 526 kbit/s serial interface.
? Provides B3ZS encoding.
? Inserts far end receive failure (FERF), the DS3 alarm indication signal (AIS) and the idle signal when enabled by external inputs, or internal register bits.
? Provides diagnostic features to allow the generation of line code violation error events, parity error events, framing bit error events, and when enabled for the C-bit parity application, C-bit parity error events, and far end block error events.
? Inserts bit-oriented codes in the C-bit parity far end alarm and control channel.
? Optionally inserts the C-bit parity path maintenance data link with an integral HDLC transmitter. Supports polled, interrupt-driven, or DMA access.
? Optionally inserts the C-bit parity mode path maintenance data link signal from a 28.2 kbit/s serial input.
APPLICATIONS
? M23 Based M13 Multiplexer
? C-Bit Parity Based M13 Multiplexer
? M23 Multiplexer
? M13 Multiplexer Supporting G.747 Tributary Format
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PMC |
2138+ |
PGA |
8960 |
專營BGA,QFP原裝現(xiàn)貨,假一賠十 |
|||
PMC |
24+ |
長期備有現(xiàn)貨 |
500000 |
行業(yè)低價,代理渠道 |
|||
PMC |
2318+ |
PGA |
4862 |
只做進口原裝!假一賠百!自己庫存價優(yōu)! |
|||
PMC |
23+ |
PGA |
80 |
全新原裝正品現(xiàn)貨,支持訂貨 |
|||
PMC |
2023+ |
QFP |
50000 |
原裝現(xiàn)貨 |
|||
PMC |
24+ |
QFP |
3000 |
只做原裝正品現(xiàn)貨 歡迎來電查詢15919825718 |
|||
PMC |
24+ |
QFP |
8540 |
只做原裝正品現(xiàn)貨或訂貨假一賠十! |
|||
PMC |
24+ |
QFP |
100 |
||||
PMC |
23+ |
QFP |
2800 |
絕對全新原裝!現(xiàn)貨!特價!請放心訂購! |
|||
PMC |
24+/25+ |
117 |
原裝正品現(xiàn)貨庫存價優(yōu) |
PM8313D3MX 資料下載更多...
PM8313D3MX 芯片相關(guān)型號
- 1N5803
- 1N5808
- EM6A9160TSC-5G
- IXFX14N100
- IXFX35N50
- MKP1839_12
- MKP18391047631G
- MKP18391047631R
- MKP18391047632G
- MKP18391047632R
- MKP18391047633G
- MKP18391047633R
- MKP18391047634G
- MKP18391047634R
- MKP18391047635G
- MKP1839HQ_12
- PM8313
- PM8313-RI
- RTL8100B-GR
- RTL8100BL
- RTL8100B-LF
- RTL8100E-GR
- SN65LVDS391D
- SN65LVDS391DG4
- SN65LVDS391DR
- SN65LVDS391DRG4
- SN65LVDS391PW
- SN65LVDS391PWG4
- SN65LVDS391PWR
- SN65LVDS391PWRG4
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
PMC-Sierra, Inc
PMC-Sierra, Inc. 是一家專注于網(wǎng)絡(luò)和存儲半導(dǎo)體解決方案的公司,成立于1986年,總部位于美國加利福尼亞州。該公司致力于為數(shù)據(jù)中心、企業(yè)網(wǎng)絡(luò)和電信市場提供高性能的集成電路和相關(guān)技術(shù)。PMC-Sierra 的產(chǎn)品線包括網(wǎng)絡(luò)處理器、存儲控制器和光纖通道解決方案,廣泛應(yīng)用于服務(wù)器、路由器和交換機等設(shè)備中。憑借其在技術(shù)創(chuàng)新和設(shè)計方面的領(lǐng)先地位,PMC-Sierra 致力于幫助客戶提高數(shù)據(jù)傳輸速度和系統(tǒng)性能。2016年,公司被 Broadcom Inc. 收購,進一步增強了其在半導(dǎo)體行業(yè)的競爭力。