您好,歡迎來到114ic資料網(wǎng)!
- 芯片資料
- 庫(kù)存查詢
- 行業(yè)新聞
- 生產(chǎn)廠家
- 替換型號(hào)
- 晶體管
位置:RC38612ADDDGN2BB0 > RC38612ADDDGN2BB0詳情
RC38612ADDDGN2BB0中文資料
RC38612ADDDGN2BB0數(shù)據(jù)手冊(cè)規(guī)格書PDF詳情
Features
? Six independent timing channels
? Each can act as a frequency synthesizer, jitter attenuator,
Digitally Controlled Oscillator (DCO), or Digital Phase Lock
Loop (DPLL)
? Generates output frequencies that are independent of input
frequencies via a Fractional Output Divider (FOD)
? Each FOD supports output phase tuning with 1ps
? 12 differential / 24 LVCMOS outputs
? Any frequency from 0.5Hz to 1GHz (250MHz for LVCMOS)
? Jitter below 150fs RMS (10kHz to 20MHz)
? Supports LVCMOS, LVDS, LVPECL, HCSL, CML, SSTL,
and HSTL output modes
? Differential output swing is selectable: 400mV / 650mV /
800mV / 910mV
? Independent output voltages of 3.3V, 2.5V, or 1.8V
? LVCMOS additionally supports 1.5V or 1.2V swings
? The clock phase of each output is individually programmable
in 1ns to 2ns steps with a total range of ±180°
? 5 differential / 10 single-ended clock inputs
? Supports any frequency from 0.5Hz to 1GHz
? Any input can be mapped to any or all of the timing channels
? Redundant inputs frequency independent of each other
? Any input can be designated as external frame/sync pulse of
EPPS (even pulse per second), 1PPS (Pulse per Second),
5PPS, 10PPS, 50Hz, 100Hz, 1 kHz, 2 kHz, 4kHz, and 8kHz
associated with a selectable reference clock input
? Per-input programmable phase offset of up to ±1.638?s in
1ps steps
? Three GPIOs can be configured as single-ended clock inputs
supporting frequencies from 0.5Hz to 150MHz
? Reference monitors qualify/disqualify references depending on
LOS, activity, frequency monitoring, and/or LOS input pins
? Loss of Signal (LOS) input pins (via GPIOs) can be assigned
to any input clock reference
? Automatic reference selection state machines select the active
reference for each DPLL based on the reference monitors,
priority tables, revertive / non-revertive, and other
programmable settings
? System APLL operates from fundamental-mode crystal: 25MHz
to 54MHz or from a crystal oscillator
? System DPLL accepts an XO, TCXO, or OCXO operating at
virtually any frequency from 1MHz to 150MHz
? DPLLs can be configured as DCOs to synthesize Precision
Time Protocol (PTP) / IEEE 1588 clocks
? DCOs generate PTP based clocks with frequency resolution
less than 1.11 × 10-16
? DPLL Phase detectors can be used as Time-to-Digital
Converters (TDC) with precision below 1ps
? TDCs are readable at periods from 1ms to 100s
? DPLL Digital Loop Filters (DLFs) are programmable with cut off
frequencies from 0.09mHz to 12kHz
? DPLL architecture supports the use of external DLFs
implemented in software
? DPLL/DCO channels share frequency information using the
Combo Bus to simplify compliance with ITU-T G.8273.2
? Switching between DPLL and DCO modes is hitless and
dynamic
? Supports 1MHz I2
C or 50MHz SPI serial processor ports
? Can configure itself automatically after reset via:
? Internal customer-definable One-Time Programmable (OTP)
memory with up to 16 different configurations
? Standard external I2C EEPROM is serial port in I2C mode
? 1149.1 JTAG Boundary Scan
? 10 × 10 × 0.9 mm 72-QFN package
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
INTEL |
25+23+ |
BGA |
25482 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
|||
INTEL/英特爾 |
23+ |
BGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
|||
INTEL/英特爾 |
23+ |
BGA |
11200 |
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO |
|||
INTEL/英特爾 |
2020+ |
BGA |
2000 |
原裝現(xiàn)貨,優(yōu)勢(shì)渠道訂貨假一賠十 |
|||
INTEL/英特爾 |
23+ |
BGA |
9980 |
原裝正品,支持實(shí)單 |
|||
INTEL/英特爾 |
24+ |
NA/ |
4281 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
|||
TRIAD |
20+ |
電感器 |
648 |
就找我吧!--邀您體驗(yàn)愉快問購(gòu)元件! |
|||
Triad Magnetics |
25+ |
徑向 垂直圓柱 |
9350 |
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
|||
SANKEN |
19+ |
DIP |
1000 |
進(jìn)口原裝現(xiàn)貨假一賠萬力挺實(shí)單 |
|||
SANKEN |
23+ |
DIP |
89630 |
當(dāng)天發(fā)貨全新原裝現(xiàn)貨 |
RC38612ADDDGN2BB0 資料下載更多...
RC38612ADDDGN2BB0 芯片相關(guān)型號(hào)
- 1SCA022404R4740
- 1SCA022404R4821
- 1SCA022647R7840
- RC0402FR-0710RL
- RC0805FR-07K100RL
- RC1206FR-108R2L
- RC201607-ATC4
- RC22112A
- RC22504A
- RC22514A
- RC32012A
- RC32012A-001
- RC32112A
- RC32504A
- RC32508A
- RC32514A
- RC32614
- RC38612
- RC38612ADDDGN2HB0
- RC38612ADDDGN2KB0
- RCA1218MZSEB
- RCLAMP3382P
- RCLE3
- RCLE3_V01
- RCM2000
- RCM2010
- RCM2020
- RCM70CGI
- RCM70CGI-471
- RCM8251
Datasheet數(shù)據(jù)表PDF頁碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
Renesas Technology Corp 瑞薩科技有限公司
瑞薩科技公司(Renesas Technology Corp.)是一家全球領(lǐng)先的半導(dǎo)體解決方案供應(yīng)商,總部位于日本東京。公司成立于2002年,由原日立半導(dǎo)體和三菱電機(jī)半導(dǎo)體合并而成,專注于提供高性能和高效能的微控制器、模擬和混合信號(hào)IC、功率半導(dǎo)體以及系統(tǒng)集成解決方案,廣泛應(yīng)用于汽車、工業(yè)控制、信息通信、消費(fèi)電子等多個(gè)領(lǐng)域。瑞薩科技的產(chǎn)品組合涵蓋微控制器(MCUs)、模擬和混合信號(hào)IC、功率半導(dǎo)體以及汽車解決方案等。公司在汽車電子領(lǐng)域具有強(qiáng)大的技術(shù)實(shí)力,提供車載MCU、傳感器和網(wǎng)絡(luò)解決方案,支持智能汽車的發(fā)展。瑞薩在全球設(shè)有多個(gè)研發(fā)中心和分支機(jī)構(gòu),產(chǎn)品及解決方案銷售至歐美、亞洲等地區(qū),致力于為