位置:SI5324C-C-GM > SI5324C-C-GM詳情
SI5324C-C-GM中文資料

廠家型號(hào) | SI5324C-C-GM |
文件大小 | 518.88Kbytes |
頁(yè)面數(shù)量 | 72頁(yè) |
功能描述 | ANY-FREQUENCY PRECISION CLOCK MULTIPLIER/ JITTER ATTENUATOR 時(shí)鐘合成器/抖動(dòng)清除器 Prec.Clk Mult/Jitter Atten. 2kHz-346MHz |
數(shù)據(jù)手冊(cè) | |
簡(jiǎn)稱(chēng) | SILABS |
生產(chǎn)廠商 | Silicon Laboratories |
中文名稱(chēng) | |
LOGO |
SI5324C-C-GM數(shù)據(jù)手冊(cè)規(guī)格書(shū)PDF詳情
Description
The Si5324 is a low-bandwidth, jitter-attenuating, precision clock multiplier for applications requiring sub 1 ps jitter performance with loop bandwidths between 4 Hz and 525 Hz. The Si5324 accepts two input clocks ranging from 2 kHz to 710 MHz and generates two output clocks ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz. The two outputs are divided down separately from a common source. The Si5324 can also use its external reference as a clock source for frequency synthesis. The device provides virtually any frequency translation combination across this operating range. The Si5324 input clock frequency and clock multiplication ratio are programmable via an I2C or SPI interface. The Si5324 is based on Silicon Laboratories 3rd-generation DSPLL? technology, which provides any-frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. The Si5324 is ideal for providing clock multiplication and jitter attenuation in high performance timing applications.
Features
■ Generates any frequency from
2 kHz to 945 MHz and select
frequencies to 1.4 GHz from an
input frequency of 2 kHz to 710 MHz
■ Ultra-low jitter clock outputs as low
as 290 fs rms (12 kHz–20 MHz), 320 fs rms (50 kHz–80 MHz)
■ Integrated loop filter with
selectable loop bandwidth (4– 525 Hz)
■ Meets ITU-T G.8251 and Telcordia
GR-253-CORE jitter specification
■ Hitless input clock switching with phase build-out
■ Freerun, Digital Hold operation
■ Configurable signal format per
output (LVPECL, LVDS, CML, CMOS)
■ Support for ITU G.709 and custom
FEC ratios (255/238, 255/237,
255/236, 239/237, 66/64, 239/238, 15/14, 253/221, 255/238)
■ LOL, LOS, FOS alarm outputs
■ I2C or SPI programmable
■ On-chip voltage regulator with high PSNR
■ Single supply 1.8 ±5, 2.5 ±10, or 3.3 V ±10
■ Small size: 6 x 6 mm 36-lead QFN
■ Pb-free, ROHS-compliant
Applications
■ Broadcast video –3G/HD/SD-SDI, Genlock
■ Packet Optical Transport Systems (P-OTS), MSPP
■ OTN/OTU-1/2/3/4 Asynchronous
Demapping (Gapped Clock)
■ SONET OC-48/192/768, SDH/STM-16/64/256 line cards
■ 1/2/4/8/10G Fibre Channel line cards
■ GbE/10/40/100G Synchronous Ethernet (LAN/WAN)
■ Data converter clocking
■ Wireless base stations
■ Test and measurement
SI5324C-C-GM產(chǎn)品屬性
- 類(lèi)型
描述
- 型號(hào)
SI5324C-C-GM
- 功能描述
時(shí)鐘合成器/抖動(dòng)清除器 Prec.Clk Mult/Jitter Atten. 2kHz-346MHz
- RoHS
否
- 制造商
Skyworks Solutions, Inc.
- 最大輸入頻率
6.1 GHz
- 電源電壓-最大
3.3 V
- 電源電壓-最小
2.7 V
- 封裝/箱體
TSSOP-28
- 封裝
Reel
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Silicon Labs |
23+ |
QFN |
22000 |
一級(jí)代理原裝正品,實(shí)單必成。 |
|||
Silicon Labs/芯科 |
25+ |
標(biāo)準(zhǔn) |
29004 |
Silicon Labs/芯科原裝特價(jià)SI5324C-C-GM即刻詢(xún)購(gòu)立享優(yōu)惠#長(zhǎng)期有貨 |
|||
SILICON |
21+ |
QFN36 |
1356 |
十年信譽(yù),只做原裝,有掛就有現(xiàn)貨! |
|||
SILICON |
24+ |
QFN36 |
4000 |
原裝原廠代理 可免費(fèi)送樣品 |
|||
SILICON芯科 |
24+ |
N/A |
7998 |
原廠可訂貨,技術(shù)支持,直接渠道。可簽保供合同 |
|||
SILICON/芯科 |
2410+ |
QFN36 |
980 |
原裝正品.假一賠百.正規(guī)渠道.原廠追溯. |
|||
SILICON LABS |
23+ |
QFN36 |
490 |
只做原裝 價(jià)格優(yōu)勢(shì) 假一罰十 |
|||
SILICON LABS(芯科) |
24+ |
QFN-36 |
13048 |
原廠可訂貨,技術(shù)支持,直接渠道??珊灡9┖贤?/div> |
|||
SILION |
24+ |
QFN |
8540 |
只做原裝正品現(xiàn)貨或訂貨假一賠十! |
|||
SiliconLabs |
1708+ |
? |
11520 |
只做原裝進(jìn)口,假一罰十 |
SI5324C-C-GM 資料下載更多...
SI5324C-C-GM 芯片相關(guān)型號(hào)
- 142.6185.4402
- 5.0SMDJ20A
- BZG05C68TR
- CG2230
- CP2401-G
- D4020LTP
- D6020LTP
- ECEA1EN101U
- ECJ-2VC1H101J
- ELXZ100ESS221MFB5D
- ELXZ100ESS222MK20S
- ELXZ160ESS331MH12D
- ELXZ250ESS562MM40S
- ELXZ250ESS821MJ25S
- EMVE160ADA220ME55G
- EMVE250ADA330MF55G
- EMVY630ASS680MKE0S
- EMVY630GTR221MLH0S
- EMVY6R3GTR682MLN0S
- LA15QS100-4
- LA15QS1500-128IL
- LA15QS40-4TI
- LXX06R5
- NFA31CC222R1E4D
- QXX06N5
- SI3011-F-FS
- SI4330-B1-FMR
- SI5330K-A00224-GM
- SQG53L2B071
- TLC0838IDW
Datasheet數(shù)據(jù)表PDF頁(yè)碼索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
Silicon Laboratories
Silicon Labs是由Nav Sooch、Dave Welland和Jeff Scott在1996年于美國(guó)德州奧斯汀 (Austin, Texas) 成立,專(zhuān)門(mén)開(kāi)發(fā)世界級(jí)的混合信號(hào)器件。今天,公司已成為營(yíng)運(yùn)、銷(xiāo)售和設(shè)計(jì)活動(dòng)遍及世界各地資本額約5億美元的上市跨國(guó)公司,并且在各種混合信號(hào)產(chǎn)品領(lǐng)域居于領(lǐng)先地位。 Silicon Labs是物聯(lián)網(wǎng)無(wú)線連接領(lǐng)域的先驅(qū)。我們集成的硬件和軟件平臺(tái)、直觀的開(kāi)發(fā)工具以及無(wú)與倫比的生態(tài)系統(tǒng)支持使我們成為構(gòu)建先進(jìn)的工業(yè)、商業(yè)、家庭和生活應(yīng)用程序的理想長(zhǎng)期合作伙伴。我們?cè)诟咝阅?、低功耗和安全性方面處于行業(yè)領(lǐng)先地位,支持最廣泛的多協(xié)議解決方案。